# 1. Description

## 1.1. Project

| Project Name    | EEZ DIB STM32F7 r1B4      |
|-----------------|---------------------------|
| Board Name      | EEZ H25005 MCU board v0.3 |
| Generated with: | STM32CubeMX 5.2.1         |
| Date            | 06/14/2019                |

## 1.2. MCU

| MCU Series     | STM32F7       |
|----------------|---------------|
| MCU Line       | STM32F7x9     |
| MCU name       | STM32F769IGTx |
| MCU Package    | LQFP176       |
| MCU Pin number | 176           |

## 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name               | Pin Type | Alternate     | Label        |
|------------|------------------------|----------|---------------|--------------|
| LQFP176    | (function after reset) |          | Function(s)   |              |
| 1          | PE2                    | I/O      | SPI4_SCK      |              |
| 2          | PE3 *                  | I/O      | GPIO_Output   | SPI4_CSA     |
| 3          | PE4 *                  | I/O      | GPIO_Output   | SPI4_CSB     |
| 4          | PE5                    | I/O      | SPI4_MISO     |              |
| 5          | PE6                    | I/O      | SPI4_MOSI     |              |
| 6          | VBAT                   | Power    |               |              |
| 8          | PC13 *                 | I/O      | GPIO_Input    | DIN2         |
| 9          | PC14/OSC32_IN          | I/O      | RCC_OSC32_IN  |              |
| 10         | PC15/OSC32_OUT         | I/O      | RCC_OSC32_OUT |              |
| 11         | PI9                    | I/O      | LTDC_VSYNC    |              |
| 12         | PI10                   | I/O      | LTDC_HSYNC    |              |
| 13         | PI11                   | I/O      | LTDC_G6       |              |
| 14         | VSS                    | Power    |               |              |
| 15         | VDD                    | Power    |               |              |
| 16         | PF0                    | I/O      | FMC_A0        |              |
| 17         | PF1                    | I/O      | FMC_A1        |              |
| 18         | PF2                    | I/O      | FMC_A2        |              |
| 19         | PF3                    | I/O      | FMC_A3        |              |
| 20         | PF4                    | I/O      | FMC_A4        |              |
| 21         | PF5                    | I/O      | FMC_A5        |              |
| 22         | VSS                    | Power    |               |              |
| 23         | VDD                    | Power    |               |              |
| 24         | PF6                    | I/O      | UART7_RX      | UART_RX/DIN1 |
| 25         | PF7                    | I/O      | SPI5_SCK      |              |
| 26         | PF8                    | I/O      | SPI5_MISO     |              |
| 27         | PF9                    | I/O      | SPI5_MOSI     |              |
| 28         | PF10                   | I/O      | LTDC_DE       |              |
| 29         | PH0/OSC_IN             | I/O      | RCC_OSC_IN    |              |
| 30         | PH1/OSC_OUT            | I/O      | RCC_OSC_OUT   |              |
| 31         | NRST                   | Reset    |               |              |
| 32         | PC0                    | I/O      | LTDC_R5       |              |
| 33         | PC1                    | I/O      | ETH_MDC       |              |
| 34         | PC2                    | I/O      | ETH_TXD2      |              |
| 35         | PC3                    | I/O      | ETH_TX_CLK    |              |
| 36         | VDD                    | Power    |               |              |
| 37         | VSSA                   | Power    |               |              |

| Pin Number | Pin Name        | Pin Type | Alternate   | Label  |
|------------|-----------------|----------|-------------|--------|
| LQFP176    | (function after |          | Function(s) |        |
|            | reset)          |          |             |        |
| 38         | VREF+           | Power    |             |        |
| 39         | VDDA            | Power    |             |        |
| 40         | PA0/WKUP        | I/O      | ETH_CRS     |        |
| 41         | PA1             | I/O      | ETH_RX_CLK  |        |
| 42         | PA2             | I/O      | ETH_MDIO    |        |
| 43         | PH2             | I/O      | FMC_SDCKE0  |        |
| 44         | PH3             | I/O      | FMC_SDNE0   |        |
| 45         | PH4             | I/O      | LTDC_G4     |        |
| 46         | PH5             | I/O      | FMC_SDNWE   |        |
| 47         | PA3             | I/O      | ETH_COL     |        |
| 48         | BYPASS_REG      | Reset    | _           |        |
| 49         | VDD             | Power    |             |        |
| 50         | PA4             | I/O      | DAC_OUT1    |        |
| 51         | PA5             | I/O      | LTDC_R4     |        |
| 52         | PA6             | I/O      | LTDC_G2     |        |
| 53         | PA7             | I/O      | ETH_RX_DV   |        |
| 54         | PC4             | I/O      | ETH_RXD0    |        |
| 55         | PC5             | I/O      | ETH_RXD1    |        |
| 56         | PB0             | I/O      | LTDC_R3     |        |
| 57         | PB1             | I/O      | LTDC_R6     |        |
| 58         | PB2 *           | I/O      | GPIO_Input  | NFAULT |
| 59         | PF11            | I/O      | FMC_SDNRAS  |        |
| 60         | PF12            | I/O      | FMC_A6      |        |
| 61         | VSS             | Power    |             |        |
| 62         | VDD             | Power    |             |        |
| 63         | PF13            | I/O      | FMC_A7      |        |
| 64         | PF14            | I/O      | FMC_A8      |        |
| 65         | PF15            | I/O      | FMC_A9      |        |
| 66         | PG0             | I/O      | FMC_A10     |        |
| 67         | PG1             | I/O      | FMC_A11     |        |
| 68         | PE7             | I/O      | FMC_D4      |        |
| 69         | PE8             | I/O      | FMC_D5      |        |
| 70         | PE9             | I/O      | FMC_D6      |        |
| 71         | VSS             | Power    |             |        |
| 72         | VDD             | Power    |             |        |
| 73         | PE10            | I/O      | FMC_D7      |        |
| 74         | PE11            | I/O      | FMC_D8      |        |
| 75         | PE12            | I/O      | FMC_D9      |        |
| 76         | PE13            | I/O      | FMC_D10     |        |
|            |                 |          |             |        |

| Pin Number | Pin Name        | Pin Type | Alternate     | Label          |
|------------|-----------------|----------|---------------|----------------|
| LQFP176    | (function after |          | Function(s)   |                |
|            | reset)          |          |               |                |
| 77         | PE14            | I/O      | FMC_D11       |                |
| 78         | PE15            | I/O      | FMC_D12       |                |
| 79         | PB10            | I/O      | ETH_RX_ER     |                |
| 80         | PB11            | I/O      | ETH_TX_EN     |                |
| 81         | VCAP_1          | Power    | ETT_TX_EN     |                |
| 82         | VDD             | Power    |               |                |
| 83         | PH6             | I/O      | ETH_RXD2      |                |
| 84         | PH7             | I/O      | ETH_RXD3      |                |
| 85         | PB12            | I/O      | ETH_TXD0      |                |
| 86         | PB13            | I/O      | ETH_TXD1      |                |
| 87         | PB14            | I/O      | SPI2_MISO     |                |
| 88         | PB15            | I/O      | TIM12_CH2     | TFT_BRIGHTNESS |
| 89         | PD8             | I/O      | FMC_D13       |                |
| 90         | PD9             | I/O      | FMC_D14       |                |
| 91         | PD10            | I/O      | FMC_D15       |                |
| 92         | PD11 *          | I/O      | GPIO_Output   | SPI2_CSB       |
| 93         | PD12 *          | I/O      | GPIO_Output   | SPI2_CSA       |
| 94         | PD13 *          | I/O      | GPIO_Output   | OE_SYNC        |
| 95         | VSS             | Power    | 0. 10_0 u.pu. | <u> </u>       |
| 96         | VDD             | Power    |               |                |
| 97         | PD14            | I/O      | FMC_D0        |                |
| 98         | PD15            | I/O      | FMC_D1        |                |
| 99         | VDDDSI          | Power    |               |                |
| 100        | VCAPDSI         | Power    |               |                |
| 103        | VSSDSI          | Power    |               |                |
| 106        | VDD12DSI        | Power    |               |                |
| 109        | VSSDSI          | Power    |               |                |
| 110        | PG2 *           | I/O      | GPIO_Output   | PWR_DIRECT     |
| 111        | PG3 *           | I/O      | GPIO_Output   | PWR_SSTART     |
| 112        | PG4             | I/O      | FMC_BA0       |                |
| 113        | PG5             | I/O      | FMC_BA1       |                |
| 114        | PG6             | I/O      | LTDC_R7       |                |
| 115        | PG7             | I/O      | LTDC_CLK      |                |
| 116        | PG8             | I/O      | FMC_SDCLK     |                |
| 117        | VSS             | Power    |               |                |
| 118        | VDDUSB          | Power    |               |                |
| 119        | PC6             | I/O      | TIM8_CH1      | ENC_A          |
| 120        | PC7             | I/O      | TIM8_CH2      | ENC_B          |
| 121        | PC8             | I/O      | SDMMC1_D0     |                |
|            |                 |          |               |                |

| Pin Number | Pin Name        | Pin Type | Alternate       | Label          |
|------------|-----------------|----------|-----------------|----------------|
| LQFP176    | (function after |          | Function(s)     |                |
|            | reset)          |          |                 |                |
| 122        | PC9             | I/O      | RCC_MCO_2       | MCLK_25        |
| 123        | PA8 *           | I/O      | GPIO_Input      | SPI2_IRQ       |
| 124        | PA9             | I/O      | USB_OTG_FS_VBUS |                |
| 125        | PA10            | I/O      | USB_OTG_FS_ID   |                |
| 126        | PA11            | I/O      | USB_OTG_FS_DM   |                |
| 127        | PA12            | I/O      | USB_OTG_FS_DP   |                |
| 128        | PA13            | I/O      | SYS_JTMS-SWDIO  |                |
| 129        | VCAP_2          | Power    |                 |                |
| 130        | VSS             | Power    |                 |                |
| 131        | VDD             | Power    |                 |                |
| 132        | PI0             | I/O      | LTDC_G5         |                |
| 133        | PI1             | I/O      | SPI2_SCK        |                |
| 134        | PI3             | I/O      | SPI2_MOSI       |                |
| 135        | VSS             | Power    |                 |                |
| 136        | VDD             | Power    |                 |                |
| 137        | PA14            | I/O      | SYS_JTCK-SWCLK  |                |
| 138        | PA15 *          | I/O      | GPIO_Input      | SPI5_IRQ       |
| 139        | PC10            | I/O      | LTDC_R2         |                |
| 140        | PC11 *          | I/O      | GPIO_Input      | SD_DETECT      |
| 141        | PC12            | I/O      | SDMMC1_CK       |                |
| 142        | PD0             | I/O      | FMC_D2          |                |
| 143        | PD1             | I/O      | FMC_D3          |                |
| 144        | PD2             | I/O      | SDMMC1_CMD      |                |
| 145        | PD3             | I/O      | LTDC_G7         |                |
| 146        | PD4 *           | I/O      | GPIO_Input      | USB_OTG_FS_OC  |
| 147        | PD5 *           | I/O      | GPIO_Output     | USB_OTG_FS_PSO |
| 148        | VSS             | Power    |                 |                |
| 149        | VDDSDMMC        | Power    |                 |                |
| 150        | PD6             | I/O      | LTDC_B2         |                |
| 151        | PD7 *           | I/O      | GPIO_Input      | IRQ_TOUCH      |
| 152        | PG9 *           | I/O      | GPIO_Output     | USER_SW        |
| 153        | PG10            | I/O      | LTDC_G3         |                |
| 154        | PG11            | I/O      | LTDC_B3         |                |
| 155        | PG12            | I/O      | LTDC_B4         |                |
| 156        | PG13 *          | I/O      | GPIO_Output     | SPI5_CSB       |
| 157        | PG14 *          | I/O      | GPIO_Output     | SPI5_CSA       |
| 158        | VSS             | Power    |                 |                |
| 159        | VDD             | Power    |                 |                |
| 160        | PG15            | I/O      | FMC_SDNCAS      |                |
|            |                 |          |                 |                |

| Pin Number<br>LQFP176 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label         |
|-----------------------|---------------------------------------|----------|--------------------------|---------------|
| 161                   | PB3                                   | I/O      | SYS_JTDO-SWO             |               |
| 162                   | PB4                                   | I/O      | UART7_TX                 | UART_TX/DOUT1 |
| 163                   | PB5 *                                 | I/O      | GPIO_Output              | DOUT2         |
| 164                   | PB6                                   | I/O      | I2C1_SCL                 |               |
| 165                   | PB7                                   | I/O      | I2C1_SDA                 |               |
| 166                   | воото                                 | Boot     |                          |               |
| 167                   | PB8                                   | I/O      | ETH_TXD3                 |               |
| 168                   | PB9 *                                 | I/O      | GPIO_Input               | SPI4_IRQ      |
| 169                   | PE0                                   | I/O      | FMC_NBL0                 |               |
| 170                   | PE1                                   | I/O      | FMC_NBL1                 |               |
| 171                   | PDR_ON                                | Reset    |                          |               |
| 172                   | VDD                                   | Power    |                          |               |
| 173                   | PI4 *                                 | I/O      | GPIO_Input               | ENC_SW        |
| 174                   | PI5                                   | I/O      | LTDC_B5                  |               |
| 175                   | PI6                                   | I/O      | LTDC_B6                  |               |
| 176                   | PI7                                   | I/O      | LTDC_B7                  |               |

<sup>\*</sup> The pin is affected with an I/O function

## 4. Clock Tree Configuration



## 5. Software Project

## 5.1. Project Settings

| Name                              | Value                                                     |
|-----------------------------------|-----------------------------------------------------------|
| Project Name                      | EEZ DIB STM32F7 r1B4                                      |
| Project Folder                    | /home/denis/BACKUP/EEZ/Digital control/MCU/STM32/Projects |
| Toolchain / IDE                   | TrueSTUDIO                                                |
| Firmware Package Name and Version | STM32Cube FW_F7 V1.15.0                                   |

## 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube Firmware Library Package                            | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                   |
| Backup previously generated files when re-generating          | No                                    |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | Yes                                   |
| consumption)                                                  |                                       |

# 6. Power Consumption Calculator report

#### 6.1. Microcontroller Selection

| Series    | STM32F7       |
|-----------|---------------|
| Line      | STM32F7x9     |
| мси       | STM32F769IGTx |
| Datasheet | 029041_Rev4   |

#### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

# 7. IPs and Middleware Configuration 7.1. ADC1

mode: Vbat Channel

7.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 2

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled
DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None
Rank 1

Channel Channel Vbate
Sampling Time 3 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

#### 7.2. CORTEX M7

#### 7.2.1. Parameter Settings:

#### **Cortex Interface Settings:**

Flash Interface AXI Interface
ART ACCLERATOR Disabled
Instruction Prefetch Disabled
CPU ICache Disabled
CPU DCache Disabled

#### **Cortex Memory Protection Unit Control Settings:**

MPU Control Mode MPU NOT USED

7.3. CRC

mode: Activated

7.3.1. Parameter Settings:

**Basic Parameters:** 

Default Polynomial State Enable
Default Init Value State Enable

**Advanced Parameters:** 

Input Data Inversion Mode None
Output Data Inversion Mode Disable
Input Data Format Bytes

7.4. DAC

mode: OUT1 Configuration 7.4.1. Parameter Settings:

**DAC Out1 Settings:** 

Output Buffer Enable

Trigger Out event \*

Wave generation mode Disabled

7.5. DMA2D

mode: Activated

7.5.1. Parameter Settings:

**Basic Parameters:** 

Transfer Mode Memory to Memory

Color Mode RGB565 \*

Output Offset 0

**Foreground layer Configuration:** 

DMA2D Input Color Mode RGB565

DMA2D ALPHA MODE No modification of the alpha channel value

Input Alpha 0
Input Offset 0

DMA2D ALPHA Inversion Regular Alpha

DMA2D Red and Blue swap Regular mode (RGB or ARGB)

#### 7.6. ETH

Mode: MII

mode: Activate Rx Err signal 7.6.1. Parameter Settings:

**Advanced: Ethernet Media Configuration:** 

Auto Negotiation Enabled

**General: Ethernet Configuration:** 

Ethernet MAC Address 00:80:E1:00:00:00

PHY Address 1

**Ethernet Basic Configuration:** 

Rx Mode Interrupt Mode
TX IP Header Checksum Computation By hardware

#### 7.6.2. Advanced Parameters:

#### **External PHY Configuration:**

PHY DP83848\_PHY\_ADDRESS

PHY Address Value 1

PHY Reset delay these values are based on a 1 ms

Systick interrupt

0x000000FF \*

PHY Configuration delay 0x00000FFF \*
PHY Read TimeOut 0x0000FFFF \*
PHY Write TimeOut 0x0000FFFF \*

#### **Common: External PHY Configuration:**

Transceiver Basic Control Register 0x00 \*

Transceiver Basic Status Register 0x01 \*

PHY Reset 0x8000 \*

Select loop-back mode 0x4000 \*

Set the full-duplex mode at 100 Mb/s 0x2100 \*

Set the half-duplex mode at 100 Mb/s 0x2000 \*

Set the full-duplex mode at 10 Mb/s **0x0100** \*

| Set the half-duplex mode at 10 Mb/s | 0x0000 * |
|-------------------------------------|----------|
| Enable auto-negotiation function    | 0x1000 * |
| Restart auto-negotiation function   | 0x0200 * |
| Select the power down mode          | 0x0800 * |
| Isolate PHY from MII                | 0x0400 * |
| Auto-Negotiation process completed  | 0x0020 * |
| Valid link established              | 0x0004 * |
| Jabber condition detected           | 0x0002 * |
|                                     |          |

#### **Extended: External PHY Configuration:**

PHY special control/status register Offset 0x1F \* MII Interrupt Control Register 0x11 \* MII Interrupt Status and Misc. Control Register 0x12 \* PHY Link mask 0x0001 \* PHY Speed mask 0x0004 \* PHY Duplex mask 0x0010 \* PHY Enable interrupts 0x0002 \* PHY Enable output interrupt events 0x0001 \* Enable Interrupt on change of link status 0x0020 \* PHY link status interrupt mask 0x2000 \*

#### 7.7. FMC

#### SDRAM 1

Clock and chip enable: SDCKE0+SDNE0

Internal bank number: 4 banks

Address: 12 bits

Data: 16 bits

Byte enable: 16-bit byte enable

7.7.1. SDRAM 1:

#### **SDRAM** control:

Bank SDRAM bank 1

Number of column address bits 8 bits
Number of row address bits 12 bits

CAS latency 3 memory clock cycles \*

Write protection Disabled

SDRAM common clock 2 HCLK clock cycles \*

SDRAM common burst read Disabled

SDRAM common read pipe delay 1 HCLK clock cycle \*

#### SDRAM timing in memory clock cycles:

Load mode register to active delay

Exit self-refresh delay

7 \*

Self-refresh time

4 \*

SDRAM common row cycle delay

Write recovery time

3 \*

SDRAM common row precharge delay

Row to column delay

2 \*

#### 7.8. GFXSIMULATOR

#### 7.8.1. Simulator Graphic:

#### 7.9. I2C1

12C: 12C

#### 7.9.1. Parameter Settings:

#### Timing configuration:

I2C Speed Mode Fast Mode \*
I2C Speed Frequency (KHz) 400

Rise Time (ns) 0
Fall Time (ns) 0
Coefficient of Digital Filter 0

Analog Filter Enabled

Timing 0x6000030D \*

#### **Slave Features:**

Clock No Stretch Mode Disabled
General Call Address Detection Disabled
Primary Address Length selection 7-bit
Dual Address Acknowledged Disabled
Primary slave address 0

#### 7.10. LTDC

### Display Type: RGB666 (18 bits) 7.10.1. Parameter Settings:

| Synchronization for | or Width: |
|---------------------|-----------|
|---------------------|-----------|

| Horizontal Synchronization Width        | 51 *  |
|-----------------------------------------|-------|
| Horizontal Back Porch                   | 43 *  |
| Active Width                            | 480 * |
| Horizontal Front Porch                  | 8 *   |
| HSync Width                             | 50    |
| Accumulated Horizontal Back Porch Width | 93    |
| Accumulated Active Width                | 573   |
| Total Width                             | 581   |

#### **Synchronization for Height:**

| Vertical Synchronization Height        | 20 *  |
|----------------------------------------|-------|
| Vertical Back Porch                    | 12 *  |
| Active Height                          | 272 * |
| Vertical Front Porch                   | 8 *   |
| VSync Height                           | 19    |
| Accumulated Vertical Back Porch Height | 31    |
| Accumulated Active Height              | 303   |
| Total Height                           | 311   |

#### **Signal Polarity:**

Active High \* Vertical Synchronization Polarity Active Low Not Data Enable Polarity Active Low Pixel Clock Polarity Normal Input

#### **BackGround Color:**

Horizontal Synchronization Polarity

Red 0 Green 0 Blue

#### 7.10.2. Layer Settings:

#### **BackGround Color:**

0 Layer 0 - Blue Layer 0 - Green 0 Layer 0 - Red

#### **Number of Layers:**

Number of Layers 1 layer \*

#### **Windows Position:**

Layer 0 - Window Horizontal Start 0

Layer 0 - Window Horizontal Stop 480 \*

Layer 0 - Window Vertical Start 0

Layer 0 - Window Vertical Stop 272 \*

**Pixel Parameters:** 

Layer 0 - Pixel Format RGB565 \*

Blending:

Layer 0 - Alpha constant for blending 255 \*

Layer 0 - Default Alpha value 255 \*

Layer 0 - Blending Factor1 Alpha constant
Layer 0 - Blending Factor2 Alpha constant

Frame Buffer:

Layer 0 - Color Frame Buffer Start Adress 0

Layer 0 - Color Frame Buffer Line Length (Image 480 \*

Vidth

Layer 0 - Color Frame Buffer Number of Lines (Image 272 \*

Height)

#### 7.11. RCC

High Speed Clock (HSE): Crystal/Ceramic Resonator Low Speed Clock (LSE): Crystal/Ceramic Resonator

mode: Master Clock Output 2

7.11.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3

Flash Latency(WS) 7 WS (8 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled

HSE Startup Timout Value (ms) 100

LSE Startup Timout Value (ms) 5000

LSE Drive Capability

LSE oscillator low drive capability

**Power Parameters:** 

Power Over Drive Enabled

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

#### 7.12. RNG

mode: Activated

#### 7.13. RTC

mode: Activate Clock Source 7.13.1. Parameter Settings:

#### General:

Hour Format Hourformat 24
Asynchronous Predivider value 124 \*
Synchronous Predivider value 7999 \*

#### 7.14. SDMMC1

Mode: SD 1 bit

7.14.1. Parameter Settings:

#### **SDMMC** parameters:

Clock transition on which the bit capture is made Rising transition

SDMMC Clock divider bypass Disable

SDMMC Clock output enable when the bus is idle 
Disable the power save for the clock

SDMMCCLK clock divide factor 0

#### 7.15. SPI2

Mode: Full-Duplex Master 7.15.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 8 Bits \*

First Bit MSB First

## **Clock Parameters:**

Prescaler (for Baud Rate)

16 \*

Baud Rate 3.375 MBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled

NSSP Mode Enabled

NSS Signal Type Software

#### 7.16. SPI4

Mode: Full-Duplex Master 7.16.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 8 Bits \*

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate) 16 \*

Baud Rate 3.375 MBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled

NSSP Mode Enabled

NSS Signal Type Software

#### 7.17. SPI5

Mode: Full-Duplex Master 7.17.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 8 Bits \*

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate) 16 \*

Baud Rate 3.375 MBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled

NSSP Mode Enabled

NSS Signal Type Software

#### 7.18. SYS

**Debug: Trace Asynchronous Sw** 

**Timebase Source: TIM10** 

#### 7.19. TIM6

mode: Activated

7.19.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 8000 \*

auto-reload preload Enable \*

#### **Trigger Output (TRGO) Parameters:**

#### 7.20. TIM8

**Combined Channels: Encoder Mode** 

#### 7.20.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0
Counter Mode Up
Counter Period (AutoReload Register - 16 bits value) 65535 \*
Internal Clock Division (CKD) No Division

Repetition Counter (RCR - 16 bits value)

0

| auto-reload preload               | Disable                                    |
|-----------------------------------|--------------------------------------------|
| Trigger Output (TRGO) Parameters: |                                            |
| Master/Slave Mode (MSM bit)       | Disable (Trigger input effect not delayed) |
| Trigger Event Selection TRGO      | Reset (UG bit from TIMx_EGR)               |
| Trigger Event Selection TRGO2     | Reset (UG bit from TIMx_EGR)               |
| Encoder:                          |                                            |
| Encoder Mode                      | Encoder Mode TI1 and TI2 *                 |
| Parameters for Channel 1          |                                            |
| Polarity                          | Rising Edge                                |
| IC Selection                      | Direct                                     |
| Prescaler Division Ratio          | No division                                |
| Input Filter                      | 10 *                                       |
| Parameters for Channel 2          |                                            |
| Polarity                          | Rising Edge                                |
| IC Selection                      | Direct                                     |
| Prescaler Division Ratio          | No division                                |
| Input Filter                      | 10 *                                       |
|                                   |                                            |

#### 7.21. TIM12

#### **Channel2: PWM Generation CH2**

#### 7.21.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value)

Counter Mode

Counter Period (AutoReload Register - 16 bits value)

Internal Clock Division (CKD)

auto-reload preload

3 \*

Up

No Division

Disable

#### **PWM Generation Channel 2:**

Mode PWM mode 1
Pulse (16 bits value) 499 \*
Fast Mode Disable
CH Polarity High

#### 7.22. UART7

**Mode: Asynchronous** 

#### 7.22.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable

**Advanced Features:** 

Auto Baudrate Disable TX Pin Active Level Inversion Disable **RX Pin Active Level Inversion** Disable **Data Inversion** Disable TX and RX Pins Swapping Disable Overrun Enable DMA on RX Error Enable MSB First Disable

#### 7.23. USB\_OTG\_FS

Mode: OTG/Dual Role Device

mode: Activate\_VBUS

#### 7.24. FATFS

mode: SD Card

7.24.1. Set Defines:

Version:

FATFS version R0.12c

**Function Parameters:** 

FS\_READONLY (Read-only mode) Disabled
FS\_MINIMIZE (Minimization level) Disabled

USE\_STRFUNC (String functions) Enabled with LF -> CRLF conversion

USE\_FIND (Find functions)

Enabled \*
USE\_MKFS (Make filesystem function)

Enabled

USE\_FASTSEEK (Fast seek function) Enabled
USE\_EXPAND (Use f\_expand function) Disabled
USE\_CHMOD (Change attributes function) Disabled
USE\_LABEL (Volume label functions) Disabled
USE\_FORWARD (Forward function) Disabled

**Locale and Namespace Parameters:** 

CODE\_PAGE (Code page on target) Latin 1

USE\_LFN (Use Long Filename) Enabled with dynamic working buffer on the HEAP \*

MAX\_LFN (Max Long Filename) 255

LFN\_UNICODE (Enable Unicode)

STRF\_ENCODE (Character encoding)

UTF-8

FS\_RPATH (Relative Path)

Disabled

**Physical Drive Parameters:** 

VOLUMES (Logical drives) 1

MAX\_SS (Maximum Sector Size) 512

MIN\_SS (Minimum Sector Size) 512

MULTI\_PARTITION (Volume partitions feature) Disabled

USE\_TRIM (Erase feature) Disabled

FS\_NOFSINFO (Force full FAT scan) 0

**System Parameters:** 

FS\_TINY (Tiny mode) Disabled
FS\_EXFAT (Support of exFAT file system) Disabled

FS\_NORTC (Timestamp feature) Dynamic timestamp

NORTC\_YEAR (Year for timestamp) 2015
NORTC\_MON (Month for timestamp) 6
NORTC\_MDAY (Day for timestamp) 4

FS\_REENTRANT (Re-Entrancy) Enabled FS\_TIMEOUT (Timeout ticks) 1000

SYNC\_t (O/S sync object) osSemaphoreId

FS\_LOCK (Number of files opened simultaneously) 2

#### 7.24.2. Advanced Settings:

#### SDIO/SDMMC:

SDMMC instance SDMMC1
Use dma template Enabled

#### 7.25. FREERTOS

#### Interface: CMSIS\_V1

#### 7.25.1. Config parameters:

API:

FreeRTOS API CMSIS v1

Versions:

FreeRTOS version 10.0.1 CMSIS-RTOS version 1.02

Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

TICK\_RATE\_HZ 1000 7 MAX\_PRIORITIES MINIMAL\_STACK\_SIZE 128 MAX\_TASK\_NAME\_LEN 16 USE\_16\_BIT\_TICKS Disabled IDLE\_SHOULD\_YIELD Enabled USE\_MUTEXES Fnabled Disabled USE\_RECURSIVE\_MUTEXES USE\_COUNTING\_SEMAPHORES Disabled QUEUE\_REGISTRY\_SIZE USE\_APPLICATION\_TASK\_TAG Disabled ENABLE\_BACKWARD\_COMPATIBILITY Enabled USE\_PORT\_OPTIMISED\_TASK\_SELECTION Enabled USE\_TICKLESS\_IDLE Disabled USE\_TASK\_NOTIFICATIONS Enabled

#### Memory management settings:

RECORD\_STACK\_HIGH\_ADDRESS

Memory Allocation Dynamic
TOTAL\_HEAP\_SIZE 15360
Memory Management scheme heap\_4

#### Hook function related definitions:

USE\_IDLE\_HOOK Disabled
USE\_TICK\_HOOK Disabled
USE\_MALLOC\_FAILED\_HOOK Disabled
USE\_DAEMON\_TASK\_STARTUP\_HOOK Disabled
CHECK\_FOR\_STACK\_OVERFLOW Disabled

#### Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled
USE\_TRACE\_FACILITY Disabled
USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

Disabled

#### Co-routine related definitions:

USE\_CO\_ROUTINES Disabled MAX\_CO\_ROUTINE\_PRIORITIES 2

#### Software timer definitions:

USE\_TIMERS Disabled

#### Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

#### 7.25.2. Include parameters:

#### Include definitions:

vTaskPrioritySet Enabled uxTaskPriorityGet Enabled Enabled vTaskDelete Disabled vTaskCleanUpResources vTaskSuspend Enabled Disabled vTaskDelayUntil vTaskDelay Enabled xTaskGetSchedulerState Enabled xTaskResumeFromISR Enabled Disabled xQueueGetMutexHolderDisabled xSemaphoreGetMutexHolder Disabled pcTaskGetTaskName Disabled uxTaskGetStackHighWaterMark xTaskGetCurrentTaskHandle Disabled Disabled eTaskGetState Disabled xEventGroupSetBitFromISR xTimerPendFunctionCall Disabled xTaskAbortDelay Disabled Disabled xTaskGetHandle

#### 7.26. LWIP

#### mode: Enabled

Advanced parameters are not listed except if modified by user.

#### 7.26.1. General Settings:

#### **LwIP Version:**

LwIP Version (Version of LwIP supported by CubeMX \*\* CubeMX specific \*\*)

2.0.3

#### **IPv4 - DHCP Options:** LWIP\_DHCP (DHCP Module) Enabled **RTOS Dependency:** WITH\_RTOS (Use FREERTOS \*\* CubeMX specific \*\*) Enabled **Protocols Options:** LWIP\_ICMP (ICMP Module Activation) Enabled LWIP\_IGMP (IGMP Module) Disabled LWIP\_DNS (DNS Module) Disabled LWIP\_UDP (UDP Module) Enabled MEMP\_NUM\_UDP\_PCB (Number of UDP Connections) LWIP\_TCP (TCP Module) Enabled MEMP\_NUM\_TCP\_PCB (Number of TCP Connections) **7.26.2. Key Options:** Infrastructure - OS Awarness Option: NO\_SYS (OS Awarness) OS Used **Infrastructure - Timers Options:** LWIP\_TIMERS (Use Support For sys\_timeout) Enabled **Infrastructure - Core Locking and MPU Options:** SYS\_LIGHTWEIGHT\_PROT (Memory Functions Protection) Enabled Infrastructure - Heap and Memory Pools Options: MEM\_SIZE (Heap Memory Size) 1600 **Infrastructure - Internal Memory Pool Sizes:** MEMP\_NUM\_PBUF (Number of Memory Pool struct Pbufs) 16 MEMP\_NUM\_RAW\_PCB (Number of Raw Protocol Control Blocks) 4 MEMP\_NUM\_TCP\_PCB\_LISTEN (Number of Listening TCP Connections) 8 MEMP\_NUM\_TCP\_SEG (Number of TCP Segments simultaneously queued) 16 MEMP\_NUM\_LOCALHOSTLIST (Number of Host Entries in the Local Host List) 1 **Pbuf Options:** PBUF\_POOL\_SIZE (Number of Buffers in the Pbuf Pool) 16 PBUF\_POOL\_BUFSIZE (Size of each pbuf in the pbuf pool) 592 IPv4 - ARP Options: LWIP\_ARP (ARP Functionality) Enabled **Callback - TCP Options:** TCP\_TTL (Number of Time-To-Live Used by TCP Packets) 255 TCP\_WND (TCP Receive Window Maximum Size) 2144 TCP\_QUEUE\_OOSEQ (Allow Out-Of-Order Incoming Packets) Enabled TCP\_MSS (Maximum Segment Size) 536 TCP\_SND\_BUF (TCP Sender Buffer Space) 1072

| TCP_SND_QUEUELEN (Number of Packet Buffers Allowed for TCP Sender)         | 9              |
|----------------------------------------------------------------------------|----------------|
| Network Interfaces Options:                                                |                |
| LWIP_NETIF_STATUS_CALLBACK (Callback Function on Interface Status Changes) | Disabled       |
| LWIP_NETIF_LINK_CALLBACK (Callback Function on Interface Link Changes)     | Disabled       |
| NETIF - Loopback Interface Options:                                        |                |
| LWIP_NETIF_LOOPBACK (NETIF Loopback)                                       | Disabled       |
| Infrastructure - Threading Options:                                        |                |
| TCPIP THREAD NAME (TCPIP Thread Name)                                      | "tcpip_thread" |
| TCPIP_THREAD_STACKSIZE (TCPIP Thread Stack Size)                           | 1024           |
| TCPIP_THREAD_PRIO (TCPIP Thread Priority Level)                            | 3              |
| TCPIP_MBOX_SIZE (TCPIP Mailbox Size)                                       | 6              |
| DEFAULT_THREAD_NAME (Default LwIP Thread Name)                             | "lwIP"         |
| DEFAULT_THREAD_STACKSIZE (Default LwIP Thread Stack Size)                  | 1024           |
| DEFAULT_THREAD_PRIO (Default LwIP Thread Priority Level)                   | 3              |
| DEFAULT_RAW_RECVMBOX_SIZE (Default Mailbox Size on a NETCONN Raw)          | 0              |
| DEFAULT_TCP_RECVMBOX_SIZE (Default Mailbox Size on a NETCONN TCP)          | 6              |
| DEFAULT_ACCEPTMBOX_SIZE (Default Mailbox Size for Incoming Connections)    | 6              |
| Thread Safe APIs - Netconn Options:                                        |                |
| LWIP_NETCONN (NETCONN API)                                                 | Enabled        |
| Thread Safe APIs - Socket Options:                                         |                |
| LWIP_SOCKET (Socket API)                                                   | Enabled        |
| LWIP_COMPAT_SOCKETS (BSD-style Socket Functions Names)                     | 1              |
| LWIP_SOCKET_OFFSET (Socket Offset Number)                                  | 0              |
|                                                                            |                |
| 7.26.3. PPP:                                                               |                |
|                                                                            |                |
| PPP Options:                                                               |                |
| PPP_SUPPORT (PPP Module)                                                   | Disabled       |
|                                                                            |                |
| 7.26.4. IPv6:                                                              |                |
|                                                                            |                |
| IPv6 Options:                                                              |                |
| LWIP_IPV6 (IPv6 Protocol)                                                  | Disabled       |
|                                                                            |                |
| 7.26.5. HTTPD:                                                             |                |
|                                                                            |                |
| HTTPD Options:                                                             |                |
| LWIP_HTTPD (LwIP HTTPD Support ** CubeMX specific **)                      | Disabled       |
| ( / Capper Capper Capper )                                                 |                |

#### 7.26.6. SNMP:

**SNMP Options:** 

LWIP\_SNMP (LwIP SNMP Agent) Disabled

7.26.7. SNTP:

**SNTP Options:** 

LWIP\_SNTP (LWIP SNTP Support \*\* CubeMX specific \*\*)

Disabled

7.26.8. MDNS/TFTP:

**MDNS Options:** 

LWIP\_MDNS (Multicast DNS Support \*\* CubeMX specific \*\*)

Disabled

**TFTP Options:** 

LWIP\_TFTP (TFTP Support \*\* CubeMX specific \*\*)

Disabled

7.26.9. Perf/Checks:

**Sanity Checks:** 

LWIP\_DISABLE\_TCP\_SANITY\_CHECKS (TCP Sanity Checks)

Disabled

LWIP\_DISABLE\_MEMP\_SANITY\_CHECKS (MEMP Sanity Checks)

Disabled

**Performance Options:** 

LWIP\_PERF (Performace Testing for LwIP)

Disabled

7.26.10. Statistics:

**Debug - Statistics Options:** 

LWIP\_STATS (Statictics Collection) Disabled

7.26.11. Checksum:

**Infrastructure - Checksum Options:** 

CHECKSUM\_BY\_HARDWARE (Hardware Checksum \*\* CubeMX specific \*\*)

LWIP\_CHECKSUM\_CTRL\_PER\_NETIF (Generate/Check Checksum per Netif)

CHECKSUM\_GEN\_IP (Generate Software Checksum for Outgoing IP Packets)

CHECKSUM\_GEN\_UDP (Generate Software Checksum for Outgoing UDP Packets)

Disabled

| CHECKSUM_GEN_TCP (Generate Software Checksum for Outgoing TCP Packets)       | Disabled |
|------------------------------------------------------------------------------|----------|
| CHECKSUM_GEN_ICMP (Generate Software Checksum for Outgoing ICMP Packets)     | Disabled |
| CHECKSUM_GEN_ICMP6 (Generate Software Checksum for Outgoing ICMP6 Packets)   | Disabled |
| CHECKSUM_CHECK_IP (Generate Software Checksum for Incoming IP Packets)       | Disabled |
| CHECKSUM_CHECK_UDP (Generate Software Checksum for Incoming UDP Packets)     | Disabled |
| CHECKSUM_CHECK_TCP (Generate Software Checksum for Incoming TCP Packets)     | Disabled |
| CHECKSUM_CHECK_ICMP (Generate Software Checksum for Incoming ICMP Packets)   | Disabled |
| CHECKSUM_CHECK_ICMP6 (Generate Software Checksum for Incoming ICMP6 Packets) | Disabled |

## 7.26.12. Debug:

#### **LwIP Main Debugging Options:**

LWIP\_DBG\_MIN\_LEVEL (Minimum Level)

ΑII

<sup>\*</sup> User modified value

# 8. System Configuration

## 8.1. GPIO configuration

| IP  | Pin      | Signal     | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|-----|----------|------------|------------------------------|-----------------------------|--------------|------------|
| DAC | PA4      | DAC_OUT1   | Analog mode                  | No pull-up and no pull-down | n/a          |            |
| ETH | PC1      | ETH_MDC    | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PC2      | ETH_TXD2   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PC3      | ETH_TX_CLK | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PA0/WKUP | ETH_CRS    | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PA1      | ETH_RX_CLK | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PA2      | ETH_MDIO   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PA3      | ETH_COL    | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PA7      | ETH_RX_DV  | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PC4      | ETH_RXD0   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PC5      | ETH_RXD1   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PB10     | ETH_RX_ER  | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PB11     | ETH_TX_EN  | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PH6      | ETH_RXD2   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PH7      | ETH_RXD3   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PB12     | ETH_TXD0   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|     | PB13     | ETH_TXD1   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |

| IP  | Pin  | Signal     | GPIO mode                    | GPIO pull/up pull           | Max       | User Label |
|-----|------|------------|------------------------------|-----------------------------|-----------|------------|
|     |      |            |                              | down                        | Speed     |            |
|     | PB8  | ETH_TXD3   | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
| FMC | PF0  | FMC_A0     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PF1  | FMC_A1     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PF2  | FMC_A2     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PF3  | FMC_A3     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PF4  | FMC_A4     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PF5  | FMC_A5     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PH2  | FMC_SDCKE0 | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PH3  | FMC_SDNE0  | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PH5  | FMC_SDNWE  | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PF11 | FMC_SDNRAS | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PF12 | FMC_A6     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PF13 | FMC_A7     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PF14 | FMC_A8     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PF15 | FMC_A9     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PG0  | FMC_A10    | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PG1  | FMC_A11    | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE7  | FMC_D4     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE8  | FMC_D5     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE9  | FMC_D6     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE10 | FMC_D7     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE11 | FMC_D8     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE12 | FMC_D9     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE13 | FMC_D10    | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE14 | FMC_D11    | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE15 | FMC_D12    | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PD8  | FMC_D13    | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PD9  | FMC_D14    | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PD10 | FMC_D15    | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PD14 | FMC_D0     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PD15 | FMC_D1     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PG4  | FMC_BA0    | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PG5  | FMC_BA1    | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PG8  | FMC_SDCLK  | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PD0  | FMC_D2     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PD1  | FMC_D3     | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PG15 | FMC_SDNCAS | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE0  | FMC_NBL0   | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |
|     | PE1  | FMC_NBL1   | Alternate Function Push Pull | No pull-up and no pull-down | Very High |            |

| IP   | Pin                | Signal            | GPIO mode                     | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label |
|------|--------------------|-------------------|-------------------------------|-----------------------------|----------------|------------|
| I2C1 | PB6                | I2C1_SCL          | Alternate Function Open Drain | Pull-up                     | Very High      |            |
|      | PB7                | I2C1_SDA          | Alternate Function Open Drain | Pull-up                     | Very High      |            |
| LTDC | PI9                | LTDC_VSYNC        | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PI10               | LTDC_HSYNC        | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PI11               | LTDC_G6           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PF10               | LTDC_DE           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PC0                | LTDC_R5           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PH4                | LTDC_G4           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PA5                | LTDC_R4           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PA6                | LTDC_G2           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PB0                | LTDC_R3           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PB1                | LTDC_R6           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PG6                | LTDC_R7           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PG7                | LTDC_CLK          | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PI0                | LTDC_G5           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PC10               | LTDC_R2           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PD3                | LTDC_G7           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PD6                | LTDC_B2           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PG10               | LTDC_G3           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PG11               | LTDC_B3           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PG12               | LTDC_B4           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PI5                | LTDC_B5           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PI6                | LTDC_B6           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
|      | PI7                | LTDC_B7           | Alternate Function Push Pull  | No pull-up and no pull-down | High *         |            |
| RCC  | PC14/OSC3<br>2_IN  | RCC_OSC32_IN      | n/a                           | n/a                         | n/a            |            |
|      | PC15/OSC3<br>2_OUT | RCC_OSC32_O<br>UT | n/a                           | n/a                         | n/a            |            |
|      | PH0/OSC_I<br>N     | RCC_OSC_IN        | n/a                           | n/a                         | n/a            |            |
|      | PH1/OSC_O<br>UT    | RCC_OSC_OUT       | n/a                           | n/a                         | n/a            |            |
|      | PC9                | RCC_MCO_2         | Alternate Function Push Pull  | No pull-up and no pull-down | Very High<br>* | MCLK_25    |

| IP             | Pin  | Signal              | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label     |
|----------------|------|---------------------|------------------------------|-----------------------------|--------------|----------------|
| SDMMC1         | PC8  | SDMMC1_D0           | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
|                | PC12 | SDMMC1_CK           | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
|                | PD2  | SDMMC1_CMD          | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
| SPI2           | PB14 | SPI2_MISO           | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
|                | PI1  | SPI2_SCK            | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
|                | PI3  | SPI2_MOSI           | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
| SPI4           | PE2  | SPI4_SCK            | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
|                | PE5  | SPI4_MISO           | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
|                | PE6  | SPI4_MOSI           | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
| SPI5           | PF7  | SPI5_SCK            | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
|                | PF8  | SPI5_MISO           | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
|                | PF9  | SPI5_MOSI           | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
| SYS            | PA13 | SYS_JTMS-<br>SWDIO  | n/a                          | n/a                         | n/a          |                |
|                | PA14 | SYS_JTCK-<br>SWCLK  | n/a                          | n/a                         | n/a          |                |
|                | PB3  | SYS_JTDO-<br>SWO    | n/a                          | n/a                         | n/a          |                |
| TIM8           | PC6  | TIM8_CH1            | Alternate Function Push Pull | Pull-up *                   | Low          | ENC_A          |
|                | PC7  | TIM8_CH2            | Alternate Function Push Pull | Pull-up *                   | Low          | ENC_B          |
| TIM12          | PB15 | TIM12_CH2           | Alternate Function Push Pull | No pull-up and no pull-down | Low          | TFT_BRIGHTNESS |
| UART7          | PF6  | UART7_RX            | Alternate Function Push Pull | No pull-up and no pull-down | Very High    | UART_RX/DIN1   |
|                | PB4  | UART7_TX            | Alternate Function Push Pull | No pull-up and no pull-down | Very High    | UART_TX/DOUT1  |
| USB_OTG_<br>FS | PA9  | USB_OTG_FS_<br>VBUS | Input mode                   | No pull-up and no pull-down | n/a          |                |
|                | PA10 | USB_OTG_FS_I<br>D   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
|                |      |                     |                              |                             |              |                |

| IP   | Pin  | Signal            | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label     |
|------|------|-------------------|------------------------------|-----------------------------|--------------|----------------|
|      | PA11 | USB_OTG_FS_<br>DM | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
|      | PA12 | USB_OTG_FS_<br>DP | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |                |
| GPIO | PE3  | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | High *       | SPI4_CSA       |
|      | PE4  | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | High *       | SPI4_CSB       |
|      | PC13 | GPIO_Input        | Input mode                   | No pull-up and no pull-down | n/a          | DIN2           |
|      | PB2  | GPIO_Input        | Input mode                   | Pull-up *                   | n/a          | NFAULT         |
|      | PD11 | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | High *       | SPI2_CSB       |
|      | PD12 | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | High *       | SPI2_CSA       |
|      | PD13 | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | Low          | OE_SYNC        |
|      | PG2  | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | Low          | PWR_DIRECT     |
|      | PG3  | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | Low          | PWR_SSTART     |
|      | PA8  | GPIO_Input        | Input mode                   | No pull-up and no pull-down | n/a          | SPI2_IRQ       |
|      | PA15 | GPIO_Input        | Input mode                   | No pull-up and no pull-down | n/a          | SPI5_IRQ       |
|      | PC11 | GPIO_Input        | Input mode                   | No pull-up and no pull-down | n/a          | SD_DETECT      |
|      | PD4  | GPIO_Input        | Input mode                   | No pull-up and no pull-down | n/a          | USB_OTG_FS_OC  |
|      | PD5  | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | Low          | USB_OTG_FS_PSO |
|      | PD7  | GPIO_Input        | Input mode                   | No pull-up and no pull-down | n/a          | IRQ_TOUCH      |
|      | PG9  | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | Low          | USER_SW        |
|      | PG13 | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | High *       | SPI5_CSB       |
|      | PG14 | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | High *       | SPI5_CSA       |
|      | PB5  | GPIO_Output       | Output Push Pull             | No pull-up and no pull-down | Low          | DOUT2          |
|      | PB9  | GPIO_Input        | Input mode                   | No pull-up and no pull-down | n/a          | SPI4_IRQ       |
|      | PI4  | GPIO_Input        | Input mode                   | No pull-up and no pull-down | n/a          | ENC_SW         |

#### 8.2. DMA configuration

| DMA request | Stream       | Direction            | Priority |
|-------------|--------------|----------------------|----------|
| DAC1        | DMA1_Stream5 | Memory To Peripheral | Low      |
| SDMMC1_RX   | DMA2_Stream3 | Peripheral To Memory | Low      |
| SDMMC1 TX   | DMA2 Stream6 | Memory To Peripheral | Low      |

#### DAC1: DMA1\_Stream5 DMA request Settings:

Mode: Normal Disable Use fifo: Peripheral Increment: Disable Memory Increment: Enable \* Half Word Peripheral Data Width: Half Word Memory Data Width:

#### SDMMC1\_RX: DMA2\_Stream3 DMA request Settings:

Mode: Peripheral Flow Control \*

Use fifo: Enable \*

FIFO Threshold: Full Peripheral Increment: Disable Memory Increment: Enable \* Peripheral Data Width: Word \* Memory Data Width: Word

Peripheral Burst Size: 4 Increment \* Memory Burst Size: 4 Increment

#### SDMMC1\_TX: DMA2\_Stream6 DMA request Settings:

Mode: Peripheral Flow Control \*

Enable \* Full FIFO Threshold: Peripheral Increment: Disable Memory Increment: Enable \* Peripheral Data Width: Word \*

Word Memory Data Width:

Use fifo:

Peripheral Burst Size: 4 Increment \*

## EEZ DIB STM32F7 r1B4 Project Configuration Report

| Memory Burst Size: | 4 Increment |
|--------------------|-------------|
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |
|                    |             |

## 8.3. NVIC configuration

| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |  |
|--------------------------------------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                                             | true   | 0                    | 0           |  |
| Hard fault interrupt                                               | true   | 0                    | 0           |  |
| Memory management fault                                            | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault                               | true   | 0                    | 0           |  |
| Undefined instruction or illegal state                             | true   | 0                    | 0           |  |
| System service call via SWI instruction                            | true   | 0                    | 0           |  |
| Debug monitor                                                      | true   | 0                    | 0           |  |
| Pendable request for system service                                | true   | 15                   | 0           |  |
| System tick timer                                                  | true   | 15                   | 0           |  |
| DMA1 stream5 global interrupt                                      | true   | 5                    | 0           |  |
| TIM1 update interrupt and TIM10 global interrupt                   | true   | 0                    | 0           |  |
| SDMMC1 global interrupt                                            | true   | 5                    | 0           |  |
| DMA2 stream3 global interrupt                                      | true   | 5                    | 0           |  |
| Ethernet global interrupt                                          | true   | 5                    | 0           |  |
| DMA2 stream6 global interrupt                                      | true   | 5                    | 0           |  |
| PVD interrupt through EXTI line 16                                 | unused |                      |             |  |
| Flash global interrupt                                             | unused |                      |             |  |
| RCC global interrupt                                               | unused |                      |             |  |
| ADC1, ADC2 and ADC3 global interrupts                              | unused |                      |             |  |
| I2C1 event interrupt                                               | unused |                      |             |  |
| I2C1 error interrupt                                               | unused |                      |             |  |
| SPI2 global interrupt                                              | unused |                      |             |  |
| TIM8 break interrupt and TIM12 global interrupt                    | unused |                      |             |  |
| TIM8 update interrupt and TIM13 global interrupt                   | unused |                      |             |  |
| TIM8 trigger and commutation interrupts and TIM14 global interrupt |        | unused               |             |  |
| TIM8 capture compare interrupt                                     |        | unused               |             |  |
| FMC global interrupt                                               |        | unused               |             |  |
| TIM6 global interrupt, DAC1 and DAC2 underrun error interrupts     | unused |                      |             |  |
| Ethernet wake-up interrupt through EXTI line 19                    |        | unused               |             |  |
| HASH and RNG global interrupts                                     |        | unused               |             |  |
| FPU global interrupt                                               |        | unused               |             |  |
| UART7 global interrupt                                             |        | unused               |             |  |
| SPI4 global interrupt                                              |        | unused               |             |  |
| SPI5 global interrupt                                              |        | unused               |             |  |
| LTDC global interrupt                                              |        | unused               |             |  |
| LTDC global error interrupt                                        |        | unused               |             |  |

| Interrupt Table        | Enable | Preenmption Priority | SubPriority |
|------------------------|--------|----------------------|-------------|
| DMA2D global interrupt |        | unused               | •           |

<sup>\*</sup> User modified value

# 9. Software Pack Report